## Infrared Remote Control Transmitter (RC-5)

## GENERAL DESCRIPTION

The INA3010 is intended as a general purpose (RC-5) infrared remote control system for use where a low voltage supply and a large debounce time are expected. The device can generate 2048 different commands and utilizes a keyboard with a single pole switch for each key. The command are arranged so that 32 systems can be addressed, each system containing 64 different commands. The keyboard interconnection is illustrated by Fig. 1.

## FEATURES



ORDERING INFORMATION
INA3010N Plastic INA3010DW SOIC $\mathrm{T}_{\mathrm{A}}=-25^{\circ}$ to $85^{\circ} \mathrm{C}$ for all packages

- Low voltage requirement
- Single pin oscillator
- Biphase transmission technique
- Test mode facility


PINNING


Note
(I) = input
(IPU) $=$ input with p-channel pull-up transistor
(ODN) = output with open drain n-channel transistor
(OP3) = output 3-state
KEYBOARD INTERCONNECTION.


## FUNCTIONAL DESCRIPTION

## Keyboard operation

Every connection of one X-input and one DR-output will be recognized as a legal key operation and will cause the device to generate the corresponding code. The same applies to every connection of one Z-input to one DR-output with the7 proviso that SSM must be LOW. When SSM is HIGH a wired connection must exist between a Z-input and a DRoutput. If no connection is present the system number will not be generated. Activating two or more X-inputs, Z-inputs or Z-inputs and X-inputs at the same time is an illegal action and inhibits further activity (oscillator will not start).
When one X- or Z-input is connected to more than one DR-output, the last scan signal will be considered as legal.
The maximum value of the contact series resistance of the switched keyboard is 7 kW . Inputs
In the quiescent state the command inputs X0 to X 7 are held HIGH by an internal pull-up transistor. When the system mode selection (SSM) input is LOW and the system is quiescent, the system inputs $\mathrm{Z0}$ to $\mathrm{Z3}$ are also held HIGH by an internal pull-up transistor. When SSM is HIGH the pull-up transistor for the Z-inputs is switched off, in order to prevent current flow, and a wired connection in the Z-DR matrix provides the system number.

## Outputs

The output signal DATA transmits the generated information in accordance with the format illustrated by Fig.3. The code is transmitted using a biphase technique as illustrated by
Fig.4. The code consists of four parts:

- Start part -1.5 bits (2' logic 1)
- Control part -1 bit
- System part -5 bits
- Command part -6 bits

The output signal MDATA transmits the generated information modulated by $1 / 12$ of the oscillator frequency with a 50\%
duty factor.
In the quiescent state both DATA and MDATA are non-conducting (3-state outputs).
The scan driver outputs DR0 to DR7 are open drain n-channel transistors and conduct when the circuit is quiescent. After a legal key operation the scanning cycle is started and the outputs switched to the conductive state one by one. The DR-outputs were switched off at the end of the preceding debounce cycle.

## Command matrix (X-DR)

| Code no. | X-lines |  |  |  |  |  |  |  | DR-lines |  |  |  |  |  |  |  | Command bits |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 5 | 4 | 3 | 2 | 1 | 0 |
| 0 | X |  |  |  |  |  |  |  | X |  |  |  |  |  |  |  | 0 | 0 | 0 | 0 | 0 | 0 |
| 1 | x |  |  |  |  |  |  |  |  | x |  |  |  |  |  |  | 0 | 0 | 0 | 0 | 0 | 1 |
| 2 | x |  |  |  |  |  |  |  |  |  | x |  |  |  |  |  | 0 | 0 | 0 | 0 | 1 | 0 |
| 3 | x |  |  |  |  |  |  |  |  |  |  | x |  |  |  |  | 0 | 0 | 0 | 0 | 1 | 1 |
| 4 | x |  |  |  |  |  |  |  |  |  |  |  | x |  |  |  | 0 | 0 | 0 | 1 | 0 | 0 |
| 5 | x |  |  |  |  |  |  |  |  |  |  |  |  | x |  |  | 0 | 0 | 0 | 1 | 0 | 1 |
| 6 | x |  |  |  |  |  |  |  |  |  |  |  |  |  | x |  | 0 | 0 | 0 | 1 | 1 | 0 |
| 7 | x |  |  |  |  |  |  |  |  |  |  |  |  |  |  | x | 0 | 0 | 0 | 1 | 1 | 1 |
| 8 |  | x |  |  |  |  |  |  | x |  |  |  |  |  |  |  | 0 | 0 | 1 | 0 | 0 | 0 |
| 9 |  | x |  |  |  |  |  |  |  | x |  |  |  |  |  |  | 0 | 0 | 1 | 0 | 0 | 1 |
| 10 |  | x |  |  |  |  |  |  |  |  | x |  |  |  |  |  | 0 | 0 | 1 | 0 | 1 | 0 |
| 11 |  | x |  |  |  |  |  |  |  |  |  | x |  |  |  |  | 0 | 0 | 1 | 0 | 1 | 1 |

INA3010


## System matrix (Z-DR)

| Code no. | X-lines |  |  |  |  |  |  |  | DR-lines |  |  |  |  |  |  |  | System bits |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 4 | 3 | 2 | 1 | 0 |
| 0 | x |  |  |  |  |  |  |  | x |  |  |  |  |  |  |  | 0 | 0 | 0 | 0 | 0 |
| 1 | X |  |  |  |  |  |  |  |  | x |  |  |  |  |  |  | 0 | 0 | 0 | 0 | 1 |
| 2 | x |  |  |  |  |  |  |  |  |  | x |  |  |  |  |  | 0 | 0 | 0 | 1 | 0 |
| 3 | X |  |  |  |  |  |  |  |  |  |  | X |  |  |  |  | 0 | 0 | 0 | 1 | 1 |
| 4 | x |  |  |  |  |  |  |  |  |  |  |  | x |  |  |  | 0 | 0 | 1 | 0 | 0 |
| 5 | X |  |  |  |  |  |  |  |  |  |  |  |  | x |  |  | 0 | 0 | 1 | 0 | 1 |
| 6 | X |  |  |  |  |  |  |  |  |  |  |  |  |  | x |  | 0 | 0 | 1 | 1 | 0 |
| 7 | x |  |  |  |  |  |  |  |  |  |  |  |  |  |  | x | 0 | 0 | 1 | 1 | 1 |
| 8 |  | x |  |  |  |  |  |  | x |  |  |  |  |  |  |  | 0 | 1 | 0 | 0 | 0 |
| 9 |  | x |  |  |  |  |  |  |  | x |  |  |  |  |  |  | 0 | 1 | 0 | 0 | 1 |
| 10 |  | x |  |  |  |  |  |  |  |  | X |  |  |  |  |  | 0 | 1 | 0 | 1 | 0 |
| 11 |  | x |  |  |  |  |  |  |  |  |  | x |  |  |  |  | 0 | 1 | 0 | 1 | 1 |
| 12 |  | x |  |  |  |  |  |  |  |  |  |  | x |  |  |  | 0 | 1 | 1 | 0 | 0 |
| 13 |  | x |  |  |  |  |  |  |  |  |  |  |  | x |  |  | 0 | 1 | 1 | 0 | 1 |
| 14 |  | x |  |  |  |  |  |  |  |  |  |  |  |  | x |  | 0 | 1 | 1 | 1 | 0 |
| 15 |  | x |  |  |  |  |  |  |  |  |  |  |  |  |  | x | 0 | 1 | 1 | 1 | 1 |
| 16 |  |  | x |  |  |  |  |  | x |  |  |  |  |  |  |  | 1 | 0 | 0 | 0 | 0 |
| 17 |  |  | x |  |  |  |  |  |  | x |  |  |  |  |  |  | 1 | 0 | 0 | 0 | 1 |
| 18 |  |  | x |  |  |  |  |  |  |  | x |  |  |  |  |  | 1 | 0 | 0 | 1 | 0 |
| 19 |  |  | x |  |  |  |  |  |  |  |  | x |  |  |  |  | 1 | 0 | 0 | 1 | 1 |
| 20 |  |  | x |  |  |  |  |  |  |  |  |  | x |  |  |  | 1 | 0 | 1 | 0 | 0 |
| 21 |  |  | X |  |  |  |  |  |  |  |  |  |  | x |  |  | 1 | 0 | 1 | 0 | 1 |
| 22 |  |  | x |  |  |  |  |  |  |  |  |  |  |  | X |  | 1 | 0 | 1 | 1 | 0 |
| 23 |  |  | x |  |  |  |  |  |  |  |  |  |  |  |  | x | 1 | 0 | 1 | 1 | 1 |
| 24 |  |  |  | X |  |  |  |  | x |  |  |  |  |  |  |  | 1 | 1 | 0 | 0 | 0 |
| 25 |  |  |  | X |  |  |  |  |  | x |  |  |  |  |  |  | 1 | 1 | 0 | 0 | 1 |
| 26 |  |  |  | x |  |  |  |  |  |  | x |  |  |  |  |  | 1 | 1 | 0 | 1 | 0 |
| 27 |  |  |  | X |  |  |  |  |  |  |  | x |  |  |  |  | 1 | 1 | 0 | 1 | 1 |
| 28 |  |  |  | X |  |  |  |  |  |  |  |  | x |  |  |  | 1 | 1 | 1 | 0 | 0 |
| 29 |  |  |  | x |  |  |  |  |  |  |  |  |  | X |  |  | 1 | 1 | 1 | 0 | 1 |
| 30 |  |  |  | x |  |  |  |  |  |  |  |  |  |  | x |  | 1 | 1 | 1 | 1 | 0 |
| 31 |  |  |  | X |  |  |  |  |  |  |  |  |  |  |  | X | 1 | 1 | 1 | 1 | 1 |

MAXIMUM RATINGS

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | DC Supply Voltage (Referenced to GND) | -0.5 to +8.5 | V |
| $\mathrm{~V}_{\mathrm{IN}}$ | DC Input Voltage (Referenced to GND) $^{*}$ | -0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5$ | V |
| $\mathrm{~V}_{\mathrm{OUT}}$ | DC Output Voltage (Referenced to GND) $^{*}$ | -0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5$ | V |
| $\mathrm{I}_{\mathrm{IN}}$ | DC Input Current | $\pm 10$ | mA |
| $\mathrm{I}_{\mathrm{OUT}}$ | DC Output Current | $\pm 10$ | mA |
|  | Maximum Power Dissipation |  |  |
| $\mathrm{P}_{\mathrm{DO}}$ | OSC output |  |  |
| $\mathrm{P}_{\mathrm{DO}}$ | other outputs | 50 | mW |
| $\mathrm{P}_{\mathrm{D}}$ | Power Dissipation in Still Air | 100 | mW |
| Tstg | Storage Temperature | 200 | mW |

${ }^{*} \mathrm{~V}_{\mathrm{CC}}+0.5$ must not exceeed 9.0 V ..
*Maximum Ratings are those values beyond which damage to the device may occur. Functional operation should be restricted to the Recommended Operating Conditions.
+Derating - Plastic DIP: - $10 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ}$ to $85^{\circ} \mathrm{C}$
SOIC Package: : $-7 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ}$ to $85^{\circ} \mathrm{C}$

RECOMMENDED OPERATING CONDITIONS

| Symbol | Parameter | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{cc}}$ | DC Supply voltage (Reference to GND) | 2.0 | 7.0 | V |
| $\mathrm{V}_{\text {IH }}$ | DC Input voltage (HIGH) | $0.7 \mathrm{~V}_{\mathrm{cc}}$ | $\mathrm{V}_{\mathrm{cc}}$ | V |
| VIL | DC Input voltage (LOW) | 0 | $0.3 \mathrm{~V}_{\mathrm{cc}}$ | V |
| $\mathrm{V}_{\text {OUt }}$ | DC Output Voltage (MDATA, DATA) | - | 7.0 | V |
| $\mathrm{I}_{\text {IN }}$ | DC Input Current | - | $\pm 10$ | mA |
| loL | DC Output Current (LOW) pins 7,8 | - | 0.6 | mA |
|  | pins 9-13; 15-17 |  | 0.3 |  |
| IOH | DC Output Current (MDATA, DATA) | - | -0.4 | mA |
| $\mathrm{T}_{\text {A }}$ | Operating Temperature, All Package Types | -25 | 85 | ${ }^{\circ} \mathrm{C}$ |

This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high-impedance circuit. For proper operation, $\mathrm{V}_{\text {IN }}$ and $\mathrm{V}_{\text {OUT }}$ should be constrained to the range $G N D \leq\left(\mathrm{V}_{\mathbb{I N}}\right.$ or $\left.\mathrm{V}_{\text {OUT }}\right) \leq \mathrm{V}_{\text {CC }}$.

Unused inputs must always be tied to an appropriate logic voltage level (e.g., either GND or $\mathrm{V}_{\mathrm{CC}}$ ). Unused outputs must be left open.

DC ELECTRICAL CHARACTERISTICS (Voltage Reference to GND)
( $\mathrm{V}_{\mathrm{CC}}=2.0$ to 7.0 V unless otherwise specified, $\mathrm{T}_{\mathrm{A}}=-25$ to $+70^{\circ} \mathrm{C}$ )

| Symbol | Parameter | Test Conditions | Guarante | Limits | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Max |  |
| Icc | Quiscent supply current | $\begin{aligned} & \mathrm{U}_{\mathrm{LL}}=\mathrm{OB} ; \mathrm{V}_{\mathrm{IH}}=\mathrm{V}_{\mathrm{CC}} \\ & \mathrm{I}_{\text {OUT }}=0 \mathrm{~mA} \text { at all outputs } \end{aligned}$ |  | 40 | $\mu \mathrm{A}$ |
| INPUTS |  |  |  |  |  |
| $\mathrm{I}_{\mathrm{N}}$ | Input current <br> Pins 01, 03-06; 2127 | $\mathrm{V}_{\text {IL }}=0 \mathrm{~V}$ | -10 | -600 | $\mu \mathrm{A}$ |
|  | Pin 18 | $\mathrm{V}_{\mathrm{LL}}=0 \mathrm{~V} ; \mathrm{V}_{1 \mathrm{H}}=\mathrm{V}_{\mathrm{CC}}$ | 3.0 | 33 |  |
| $I_{\text {LI }}$ | Input leakage current <br> Pins 01-06;19-27 | $\mathrm{V}_{\mathrm{IL}}=0 \mathrm{~V} ; \mathrm{V}_{\mathrm{HH}}=\mathrm{V}_{\mathrm{Cc}}$ | - | $\pm 10$ | $\mu \mathrm{A}$ |
|  | Pin 18 |  | - | -20 |  |
| OUTPUTS |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{OH}}$ | Output voltage HIGH, pins 07-08 | $\begin{aligned} & \mathrm{I}_{\mathrm{OH}}=-0.4 \mathrm{~mA} \\ & \mathrm{~V}_{\mathrm{IL}}=0.3 \mathrm{~V}_{\mathrm{CC}} \end{aligned}$ | $\mathrm{V}_{\mathrm{cc}}-0.3$ | - | V |
| VoL | Output voltage LOW <br> Pins 07-08 | $\begin{aligned} & \mathrm{l}_{\mathrm{OL}}=0.6 \mathrm{~mA} \\ & \mathrm{~V}_{\mathrm{IL}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{HI}}=0.7 \mathrm{~V}_{\mathrm{CC}} \end{aligned}$ | - | 0.3 | V |
|  | Pins 9-13; 15-17 | $\begin{aligned} & \begin{array}{l} \mathrm{IOL}=0.3 \mathrm{~mA}, \mathrm{~V}_{\mathrm{IL}}=0 \mathrm{~V}, \\ \mathrm{~V}_{\mathrm{IH}}=0.7 \mathrm{~V}_{\mathrm{CC}} \end{array} \\ & \hline \end{aligned}$ | - | 0.3 | V |
| ILO | Output leakage current <br> Pins 07-13; 15-17 | $\begin{aligned} & \mathrm{V}_{\mathrm{O}}=\mathrm{V}_{\mathrm{CC}}, \mathrm{~V}_{\mathrm{IH}}=\mathrm{V}_{\mathrm{CC}}, \\ & \mathrm{~V}_{\mathrm{OH}}=\mathrm{V}_{\mathrm{CC}} \end{aligned}$ |  | 10 | $\mu \mathrm{A}$ |
| ILO | Output leakage current Pins 07-08 | $\begin{aligned} & \mathrm{V}_{\mathrm{O}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{HH}}=\mathrm{V}_{\mathrm{CC}}, \\ & \mathrm{~V}_{\mathrm{OL}}=0 \mathrm{~V} \end{aligned}$ |  | -20 | $\mu \mathrm{A}$ |
| IOH | DC Output Current Pins 913; 15-17 | $\begin{aligned} & \mathrm{V}_{\mathrm{LL}}=\mathrm{OV} ; \mathrm{V}_{\mathrm{IH}}=\mathrm{V}_{\mathrm{CC}} ; \\ & \mathrm{V}_{\mathrm{OH}}=\mathrm{V}_{\mathrm{CC}} \end{aligned}$ |  | 10 | $\mu \mathrm{A}$ |

## AC ELECTRICAL CHARACTERISTICS

$\mathrm{T}_{\mathrm{A}}=-25$ to $+85^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=2.0$ to 7.0 V unless otherwise specified

| Symbol | Parameter | Test Condition | Guaranteed Limits |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ | Max |  |
| fosc | Oscillator frequency <br> operational | $\mathrm{C}_{\mathrm{L}}=160 \mathrm{pF}$ |  |  |  |

## DATA OUTPUT FORMAT.




Where:
debounce time + scan time $=18$ bit-times
repetition time $=4^{\prime} 16$ bit-times
BIPHASE TRANSMISSION TECHNIQUE.


Where: 1 bit-time $=3.28^{\prime}$ TOSC $=1.778 \mathrm{~ms}$ (typ.)

## Combined system mode (SSM is LOW)

The $X$ and $Z$ sense inputs have p-channel pull-up transistors, so that they are HIGH, until pulled LOW by connecting them to an output as the result of a key operation. Legal operation of a key in the X-DR or Z-DR matrix will start the debounce cycle, once key contact has been established for 18 bit-times without interruption, the oscillator enable signal is latched and the key may be released. An interruption within the 18 bit-time period resets the device.
At the end of the debounce cycle the DR-outputs are switched off and two scan cycles are started, that switch on the DR-lines one by one. When a Z- or X-input senses a low level, a latch enable signal is fed to the system (Z-input) or command (X-input) latches.
After latching a system number the device will generate the last command (i.e. all command bits logic 1 ) in the chosen system for as long as the key is operated. Latching of a command number causes the chip to generate this command together with the system number memorized in the system latch. Releasing the key will reset the device if no data is to be transmitted at the time. Once transmission has started the code will complete to the end.

## Single system mode (SSM is HIGH)

In the single system mode, the X-inputs will be HIGH as in the combined system mode. The Z-inputs will be disabled by having their pull-up transistors switched off; a wired connection in the Z-DR matrix provides the system code. Only legal key operation in the XDR matrix will start the debounce cycle, once key contact has been established for 18 bittimes without interruption the oscillator enable signal is latched and the key may be released. An interruption within the 18 bit-time period resets the internal action.
At the end of the debounce cycle the pull-up transistors in the X-lines are switched off and those in the Z-lines are
switched on for the first scan cycle. The wired connection in the Z-matrix is then translated into a system number and memorized in the system latch. At the end of the first scan cycle the pull-up transistors in the Z-lines are switched off and the inputs are disabled again; the pull-up transistors in the X-lines are switched on. The second scan cycle produces the command number which, after being latched, is transmitted together with the system number.

## Key release detection

An extra control bit is added which will be complemented after key release; this indicates to the decoder that the next code is a new command. This is important in the case where more digits need to be entered (channel numbers of Teletext or Viewdata pages). The control bit will only be complemented after the completion of at least one code transmission. The scan cycles are repeated before every code transmission, so that even with "take over" of key operation during code transmission the right system and command numbers are generated.

## Reset action

The device will be reset immediately a key is released during:

- debounce time
- between two codes.

When a key is released during matrix scanning, a reset will occur if:

- a key is released while one of the driver outputs is in the low ohmic stage (logic 0)
- a key is released before that key has been detected
$\cdot$ there is no wired connection in the Z-DR matrix when SSM is HIGH.

